## UNIVERSITI TUN HUSSEIN ONN MALAYSIA # FINAL EXAMINATION **SEMESTER II SESSION 2010/2011** **COURSE NAME** : EMBEDDED SYSTEM **APPICATIONS** **COURSE CODE** : DEC 3213 **PROGRAMME** : 3 DEE/DET EXAMINATION DATE : APRIL/MAY 2011 **DURATION** : 2 1/2 HOURS INSTRUCTIONS : ANSWER ALL QUESTIONS IN SECTION A AND ANY TWO QUESTIONS IN SECTION B. THIS QUESTION PAPER CONSISTS OF SIX (6) PAGES **CONFIDENTIAL** ## **SECTION A** - Q1. Give a brief description of embedded systems. - Q2. List four (4) examples of embedded system applications. - Q3. Define the term PLD (Programmable Logic Device) - Q4. How does the architecture of FPLAs differ from PROMs and PALs? - Q5. Name the seven steps involved in the design, programming and testing of a PLD. - Q6. What capability does a polarity fuse give a PLD designer? - Q7. What is the main advantage of an EPLD. - O8. Name the three modes of operation for a GAL 16V8A. - Q9. In which mode is pin1 of the GAL 16V8A dedicated as a clock input. - Q10. Name the two software packages that are used to implement PLD circuits. - O11. What is a JEDEC file? - Q12. Describe the difference between a low-level development software and high level compilers. - Q13. Name four ways of entering a digital design into a computer. - Q14. Describe what QA.D represents. - Q15. How are compiling errors corrected? ( 60 marks) ### **SECTION B** - Q1 For the complete PLD design file as shown on Figure Q1 - a) Draw the complete state diagram (10 marks) b) Draw the waveform diagram. It should include the following pins CLK, QD, QC, QB, QA, GT9. (10 marks) Q2 Write the complete CUPL input file for a Prime number detector circuit that will detect a 4-bit input number as a prime number. The prime numbers possible with 4-bits are: 1, 2, 3, 5, 7, 11, 13. (20 marks) - Q3 Part of the PLD design file for a stepper motor controller is as in Figure Q3. This is a half-step sequencer to control a stepper motor using a GAL16V8. The sequencer should produce the appropriate sequence of states to drive the motor either clockwise (CW) or counterclockwise (CCW). The stepper direction is controlled by the signal CW. The stepper enable is called STEP. The function table is as given in Table Q3. The sequencer is self-starting - a) Draw the state diagram for the half-step sequence of the stepper motor control (10 marks) - b) Write the complete sequence statement for the stepper motor controller (10 marks) ### **FINAL EXAMINATION** SEMESTER / SESSION : SEM II / 2010/2011 PROGRAMME : 3 DEE/DET COURSE : EMBEDDED SYSTEMS APPLICATIONS COURSE CODE : DEC3213 ``` Embeded Systems Applications; Name PartNo 002; Date 3/22/11: Revision 01; Designer Engineer B.Eng.; Company UTHM; Assembly None; Location Parit Raja; Device G16V8A; ; /* CLOCK INPUT PIN 1 = CLK ; /* COUNT ENABLE PIN 2 = !E ; /* OUTPUT ENABLE PIN 11 = !OE PIN [14..17] = [QA,QB,QC,QD]; /* COUNTER OUTPUTS ; /* PIN 12 = GT9 field COUNTER = [QD,QC,QB,QA]; $define S0 'b'0000 $define $1 'b'0001 Sdefine S2 'b'0010 Sdefine S3 'b'0011 Sdefine S4 'b'0100 $define S5 'b'0101 Sdefine S6 'b'0110 Sdefine S7 'b'0111 Sdefine S8 'b'1000 Sdefine S9 'b'1001 Sdefine S10 'b'1010 Sdefine S11 'b'1011 $define S12 'b'1100 Sdefine S13 'b'1101 Sdefine S14 'b'1110 $define S15 'b'1111 sequence COUNTER if E next S10: present S0 default next S0; if E next S5; present S10 default next S10; present S5 if E next S15; default next S5; present S15 if E next S3; default next S15: present S3 if E next S12; default next S3; if E next S6; present S12 default next S12; present S6 if E next S9; default next next S8; if E present S9 default next S9: if E next S1; present S8 default next S8; next S0; present S1 if E default next GT9 = COUNTER:[10,15,12]; FIGURE Q1 ```