## UNIVERSITI TUN HUSSEIN ONN MALAYSIA # **FINAL EXAMINATION** SEMESTER II **SESSION 2018/2019** COURSE NAME : COMPUTER ARCHITECTURE COURSE CODE : BIT 20303 PROGRAMME CODE : BIT EXAMINATION DATE : JUNE / JULY 2019 DURATION : 3 HOURS INSTRUCTION : ANSWER ALL QUESTIONS THIS QUESTION PAPER CONSISTS OF SIX (6) PAGES #### BIT 20303 ## CONFIDENTIAL #### SECTION A Instruction: Determine whether each of these statements are TRUE or FALSE. - Q1 Installing extra RAM will speed up your PC. - Q2 USB sticks use ROM so they can store data even after they are removed from the PC. - Q3 An external device attached to the computer by a link to an I/O module. The link is used to exchange control, status, and data between the I/O module and the external device. - Q4 The processor provides signals that control the operation of the ALU and the movement of the data into and out of the ALU. - Q5 A carry-out at the most significant bit after an addition of two signed numbers always indicate overflow. Operation with a negative result will always have carry-out. - Q6 Since the machine-instruction-cycle consists of 4 stages (Fetch-Decode-Execute-Store), 10 instructions require 40 clock cycles. - Q7 Pipelining technique reduce instruction throughput by performing multiple operations in parallel, but does not increases instruction latency. - Q8 The processor updates the Program Counter (PC) after each instruction fetch so that the PC always points to the next instruction to be executed. #### BIT 20303 ## CONFIDENTIAL - Q9 In a bus-organized system, the Memory Address Register (MAR) connects directly to the data bus, and the Memory Buffer Register (MBR) connects to the address bus. - Q10 Multicore processor is known as a chip multiprocessor, combines two or more processor unit on a single piece of silicon. (10 marks) #### **SECTION B** Q11 (a) A designer was design two cache memory with same capacity as following specification. The first cache memory organized with larger blocks and the second cache memory organized with small blocks. Based on above scenario, discuss ONE (1) advantage and disadvantage for each memory organization. (8 marks) (b) Salpido Sdn Bhd is a multimedia company that provide services of image processing and editing, video editing, video production and live streaming. This company need more space for data storage. The IT Manager was very interested to implement Redundant Array of Independent Disks (RAID) for company storage scheme. Based on above scenario: (i) Select the best RAID that suitable for the services provided by the company. (1 marks) - (ii) Explain **THREE** (3) advantages of your answer in **Q11(b)(i)**. (6 marks) - Q12 (a) Consider a system employing interrupt-driven I/O for a particular device that transfers data at an average 8KB/s on a continuous basis. Determine the percentage of processor time is consumed by this I/O device if it interrupts for every byte. Assume that one interrupt cycle takes 100 µs. (3 marks) CONFIDENTIAL ## CONFIDENTIAL (b) Based on the Table Q12(b): **TABLE 012 (b)** | TIDEE (b) | | | | | | | | |-----------------------|-----------|------------|-----------|-----------------------------------------|--|--|--| | Media | File Size | USB 2.0 | USB 3.1 | USB 3.2 | | | | | | | (480 Mbps) | (10 Gbps) | (20 Gbps) | | | | | YouTube video | 10 MB | | | | | | | | Songs Album | 100 MB | | | *************************************** | | | | | Episode of TV<br>Show | 450 MB | | | | | | | | Movie (HD) | 10 GB | | | | | | | (i) Determine the transmission rate for each of media file. (4 marks) (ii) Discuss TWO (2) key points of the USB's transmission performance from Q12 (b)(i). (4 marks) (iii) Discuss the practicality of attaching a USB device directly to a system bus. (4 marks) - Q13 (a) Compute the sums of the following pairs of unsigned integers. - (i) 1100 1100 + 0011 0011 (2 marks) (ii) 0111 1111 + 0000 0001 (2 marks) - (b) Perform the following 8-bit arithmetic operation in two's-complement notation. Show your calculation: - (i) $18_{10} 20_{10}$ (2 marks) (ii) $-12_{10} + 30_{10}$ (2 marks) #### BIT 20303 ## CONFIDENTIAL | | ~ | 0 11 . | | | 4 | | |-----|--------------|-------------|-----------|---------|---------|--------------| | (c) | Convert the | e tollowing | unsigned | binary | numbers | to decimal. | | 101 | COH VOIT THE | 10110 WILL | unibigned | Ullialy | Hambers | to decilling | (i) 10 0110 1101 0010 0110 1101 (1 mark) (ii) 1100 1100 1100 (1 mark) - (d) A Direct Mapped Cache provides a specific cache location for any address in main memory. Determine the Tag, Line and Word values for a Direct Mapped Cache of the given main memory addresses. Show your work. Your answer should be in hexadecimal: - (i) 111111 (5 marks) (ii) BBBBBB (5 marks) - Q14 (a) The indirect cycle is an additional stage for instruction cycle which requires additional memory access. - (i) Draw the indirect cycle data flow process. (4 marks) (ii) Describe the process involved in Q14(a)(i). (4 marks) (b) Table Q14(b) shows FOUR (4) stages of pipeline processor that pipelining processor containing fetch instruction (FI), decode instruction (DI), fetch operand (FO) and execute instruction (EI). Analyze the processes involved and complete the timing diagram for this instruction pipeline operation for a sequence of seven instructions, in which the third instruction is a branch that is taken and in which there are no data dependencies. Complete the Table Q14(b). ## CONFIDENTIAL TABLE Q14(b) | | | | | | LIKELLIK | AT-ILIA | , | | | | |----|----|----|----|----|-----------------------------------------|---------|---|---|-----|-----| | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | | I1 | FI | DI | FO | EI | *************************************** | | | | | | | | | | | | | | | | /10 | 1 3 | (10 marks) (c) Describe TWO (2) roles of registers in a processor. (2 marks) Q15 Table Q15 shows the micro-operations of fetch cycle, interrupt cycle, and execute cycle of the ADD instruction. Note: Accumulator (AC), internal registers (Y, Z), Interrupt Service Routine (ISR) TABLE 015 | Clock | Fetch cycle | Interrupt cycle | Execute cycle of ADD instruction (i.e. ADD AC, X) | |-------|----------------------|--------------------------------|---------------------------------------------------| | T1 | MAR ← PC | MBR ← PC | MAR ← X | | T2 | MBR ←<br>Memory PC ← | MAR ← Save<br>address PC ← ISR | MBR ← Memory | | T3 | $IR \leftarrow MBR$ | Memory ← MBR | Y ← MBR | | T4 | | | $Z \leftarrow AC + Y$ | | T5 | | | $AC \leftarrow Z$ | - (a) Based on Table Q15, give the micro-operations of the execute cycle of the add instruction using the immediate addressing mode (i.e. ADIM AC, X). (4 marks) - (b) Give the micro-operations of the execute cycle of the add instruction using the indirect mode (i.e. ADIN AC, X). (6 marks) Q16 (a) Suggest ONE (1) suitable method in designing control unit for a computer that uses Graphics Processing Unit (GPU). (2 marks) (b) Give FOUR (4) reasons of your suggestion in in Q16 (a). (8 marks) - END OF QUESTIONS - 6 CONFIDENTIAL TERBUKA